Integrated Design Techniques of Physical Unclonable Function and Multi-bit Parallel Exclusive OR Operations
Physical Unclonable Functions(PUFs),as well as Exclusive OR(XOR)operations,play an important role in the field of information security.In order to break through the functional barrier between PUF and logic operation,an integrated design scheme of PUF and multi-bit parallel XOR operation circuit based on the random process deviation of Differential Cascode Voltage Switch Logic(DCVSL)XOR gate cascade unit is proposed by studying the working mechanism of PUF and DCVSL.By adding a pre-charge tube at the differential output of the DCVSL XOR gate and setting a control gate at the ground end,three operating modes of the PUF feature information extraction,XOR/Negated Exclusive OR(XNOR)operation and power control can be switched freely.Meanwhile,for the PUF response stability problem,the unstable bit hybrid screening technique with extreme and golden operating point participation labeling was proposed.Based on TSMC process of 65 nm,a fully customized layout design for a 10-bit input bit-wide circuit with an area of 38.76 μm2 was carried out.The experimental results show that the 1 024-bit output response can be generated in PUF mode,and a stable key of more than 512 bit can be obtained after hybrid screening,which has good randomness and uniqueness;In the operation mode,10-bit parallel XOR and XNOR operations can be achieved simultaneously,with power consumption and delay of 2.67 mW and 593.52 ps,respectively.In power control mode,the standby power consumption is only 70.5 nW.The proposed method provides a novel way to break the function-wall of PUF.