首页|A Hardware-Efficient Structure of Complex Numbers Divider

A Hardware-Efficient Structure of Complex Numbers Divider

扫码查看
In this correspondence an efficient approach to structure of hardware accelerator tor calculating the quotient of two complex-numbers with reduced number of underlying binary multipliers is presented. The fully parallel implementation of a complex-number division using the conventional approach to structure organization requires 4 multipliers, 3 adders, 2 squarers and 2 divider while the proposed structure requires only 3 multipliers, 6 adders, 2 squarers and 2 divider. Because the hardware complexity of a binary multiplier grows quadratieally with operand size, and the hardware complexity of an binary adder increases linearly with operand size, then the complex-number divider structure containing as little as possible embedded multipliers is preferable.

complex-number dividerhardware complexity reductionVLSI implementation

Aleksandr CARIOW、Galina CARIOWA

展开 >

WEST POMIERANIAN UNIVERSITY OF TECHNOLOGY, SZCZECIN

2017

Measurement automation monitoring

Measurement automation monitoring

ISSN:2450-2855
年,卷(期):2017.63(6)