首页期刊导航|武汉大学自然科学学报(英文版)
期刊信息/Journal information
武汉大学自然科学学报(英文版)
武汉大学自然科学学报(英文版)

刘经南

双月刊

1007-1202

Whdy@whu.edu.cn

027-68752259

430072

湖北武昌珞珈山武汉大学梅园一舍

武汉大学自然科学学报(英文版)/Journal Wuhan University Journal of Natural SciencesCSCDCSTPCD北大核心
查看更多>>本刊创刊于1996年。本刊是自然科学综合性学术期刊,主要刊登自然科学各学科的最新研究成果。本刊已被《EI》、《CA》、《SA》、《AJ》、《JOURICK》、《MR》等作为刊源收录,《SCI》正在对本刊进行评估。
正式出版
收录年代

    High-Precision Dead-Time Intellectual Property Core and Its Compensation for Inverters

    CHEN HaoLIU SanjunLAI Guohong
    271-276页
    查看更多>>摘要:In the inverter circuit,there exists a specific on-off time in each power transistor.As such,to prevent a short circuit of the two switch devices on the upper and lower bridge arms,a specific dead time must be set in the pulse width modulation(PWM)and the sinusoi-dal pulse width modulation(SPWM)signals.In this paper,an intellectual property(IP)core that can introduce a high-precision dead time of arbitrary length into PWM or SPWM signals of the inverter is designed to increase the precision,convenience and generalization of dead time control,resulting in a boosted control accuracy of up to 10 ns.Moreover,the added Avalon bus enables IP cores to be accessed by the field programmable gate array(FPGA)processor in a standard manner and multiple IP cores of the same class can be easily incorpo-rated.In addition,an application for setting and compensating for dead time in a three-phase inverter based on system on programmable chip(SOPC)technology is presented.With the Nios Ⅱ CPU as its core,the system adopts the mean voltage compensation method to calcu-late the compensation voltage,and performs dead-time compensation in a feed-forward manner.The three dead-time IP cores are con-trolled by Avalon bus.These allow the dead time of three groups of power transistors to be accurately controlled and flexibly adjusted.The system also features the master computer communication function while boasting the advantages of flexible control,high precision and low cost.